Finite State Machine Datapath Design, Optimization, and Implementation

时间:2013-01-27 16:55:29
【文件属性】:

文件名称:Finite State Machine Datapath Design, Optimization, and Implementation

文件大小:2.77MB

文件格式:PDF

更新时间:2013-01-27 16:55:29

Verilog digital logic design datapath

经典的数据通道设计入门教程 Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL.


网友评论

  • 好书一部,谢谢分享。
  • 这是一个介绍用于硬件的状态机,我希望找的是用于软件实现的状态机
  • 关于fsm具有很精练的讲解
  • 不错顶一个 基础知识介绍的很好